# Next Generation Storage Architectures for Exascale

### Mark Seager

CTO for the HPC Ecosystem Intel Technical Computing Group





### Memory Technologies Latency



# Read/Write Energy



# Memory Technology Score Card

|                                                   | SRAM                    | DRA<br>M | Flash  | РСМ    | STT  | FeR     | Mram    | Rram    |  |
|---------------------------------------------------|-------------------------|----------|--------|--------|------|---------|---------|---------|--|
| Capacity                                          | Low                     | High     | V High | V High | Low  | Low     | Low     | High    |  |
| Performance                                       | High                    | Med      | Low    | Low    | Med  | Low     | Low     | Low     |  |
| Energy                                            | Low                     | Med      | High   | High   | Med  | ?       | High    | ?       |  |
| Endurance                                         | High                    | High     | Low    | Low    | High | Med     | High    | Med     |  |
| NV                                                | No                      | No       | Yes    | Yes    | Yes  | Yes     | Yes     | Yes     |  |
| Scalable                                          | Yes                     | Yes      | Yes    | Yes    | Yes  | Limited | Limited | Limited |  |
| Maturity                                          | High                    | High     | High   | Med    | Low  | High    | Med     | Low     |  |
| Small and fast <b>And Fast</b> Balanced (capacity | High capacity with less |          |        |        | ???  | (intel) | 4       |         |  |

## New Memory Technologies will Drive a Rethink of Hierarchal Storage Management

| Node                | Cluster             | Data Center         |      |                                              |
|---------------------|---------------------|---------------------|------|----------------------------------------------|
| Processor/<br>Cache | Processor/<br>Cache | Processor/<br>Cache |      |                                              |
| Mem Bus             | Mem Bus             | Mem Bus             | PCM  | 10 <sup>3</sup> x BW, 10 <sup>6</sup> x IOPS |
| Memory              | Memory              | Memory              |      |                                              |
| I/O Bus             | I/O Bus             | I/O Bus             | LASH | 10x BW, 100x IOPS                            |
| Disk                | Fabric              | Fabric              |      |                                              |
|                     | Virt BD             | GW F                | LASH | 10x BW, 10x IOPS                             |
|                     |                     | SAN                 |      |                                              |
|                     |                     | Virt BD             | LASH |                                              |
|                     |                     |                     |      |                                              |



# A new leading edge storage mechanism is required for Exascale



- Design with system focus that enables end-user applications
- Scalable hardware
  - Simple, Hierarchal
  - New storage hierarchy with NVRAM
- Scalable Software
  - Factor and solve
  - Hierarchal with function shipping
- Scalable Apps
  - Asynchronous coms and IO
  - In-situ, in-transit and post processing/visualization

# HPC Software that Exascales up and also scales down for transparent user experience



# New approach to storage hierarchy: applications driven object oriented data storage



- UQ, Applications define objects
- Storage of objects is abstracted
- Includes remote method invocation for user computations near the data
- Access transformed from shell+ls → Python
- Metadata is accreted during object creation and IO
- Enables distributed data intensive computing model
- Enables Lustre ecosystem

**Enables analytics** 

# The "Data Challenge"

"Every two days, we create as much information as we did from the dawn of civilization up until 2003."

- Eric Schmidt, former Google CEO



\*Other names and brands may be claimed as the property of others

## **Big Data Graphs are Everywhere**



**Over 24 Petabytes** Data processed by Google



every day in 2011 7 Exabytes

Data traffic by mobile users worldwide in 2011



4 billion pieces of content shared on Facebook every day by July 2011



Email

**250 Million** Tweets per day in Oct 2011

5.5 million Legitimate emails sent every second in 2011



Internet traffic to increase 9x by 2013



More video was uploaded to



YouTube In last 2 months, than if ABC, NBC, and CBS had been airing new content since 1948

... and graphical analysis is getting more and more sophisticated.

(intel)



1500+ blog posts Every minute in **2011** 

**158 products** 

ordered per second on

Cyber Monday in 2010



Internet devices: 1000 billion by 2013 Up from 5 billion in 2010

Between the birth of the world and

Eric Schmidt

2003, there were 5 Exabyte of

create 5 Exabyte every 2 days

information created. We now



amazon.com<sup>•</sup>

# Grand Challenge: Knowledge Extraction

#### Cloud Computing driven by: More users, more devices, more data, more storage, more traffic... Sectores 100 670% 2000 >1500 80 1500 60 EXABYTES OF TRAFFIC 1000 40 500 20 CONNECTED (intel)

#### Big Data plays a big role in the Cloud



24 Million Wikipedia Pages facebook.

750 Million Facebook Users

flickr

6 Billion Flickr Photos 48 Hours a Minute YouTube

You Tube

Growing faster than Moore's Law

Storage and Traffic growing exponentially

... and what's vacuumed up is processed using Analytics, Machine Learning, and Data Mining methods.





# Doing this at commercial Scale... requires some form of distributed computation.

### Data-Parallel





**Graph-Parallel** 



#### Leveraging DAOS into Big Data: Arbitrarily Connected Graph Data Analytics

- Many large-scale machine learning problems involve graph structures, and Hadoop is ideal for constructing graphs for Exascale computations:
  - Graph relationships built from unstructured data
  - Objects/relationships stored to DAOS via self-describing data API (HDF5) and then loaded by Exascale
- GraphLab's asynchronous execution model is ideal for a wide range of machine learning computations
  - Each node processes a portion of graph
  - Objects loaded from HDF5/DAOS during execution as needed
- After computation, DAOS may be used by various cloud services to query selected object values
- Intel Lab's prototyping effort:
  - Port Hadoop and GraphLab to the new DAOS interface
  - Evaluate functionality on COTS systems
  - Evaluate ingress and execution performance on Exascale prototype using large-scale machine learning benchmarks



DAOS will serve as the bridge between multiple big data paradigms and also HPC





# SUMMARY

New memory technologies and Exsascale drive a different HPC storage paradigm Big Data and HPC have similar requirements

Lets go fully object oriented. The time is now!

(intel)



### Legal Information

Today's presentations contain forward-looking statements. All statements made that are not historical facts are subject to a number of risks and uncertainties, and actual results may differ materially. Please refer to our most recent Earnings Release and our most recent Form 10-Q or 10-K filing for more information on the risk factors that could cause actual results to differ.

If we use any non-GAAP financial measures during the presentations, you will find on our website, intc.com, the required reconciliation to the most directly comparable GAAP financial measure.

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Performance tests and ratings are measured using specific computer systems and/or components and reflect the approximate performance of Intel products as measured by those tests. Any difference in system hardware or software design or configuration may affect actual performance. Buyers should consult other sources of information to evaluate the performance of systems or components they are considering purchasing. For more information on performance tests and on the performance of Intel products, reference

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products.



#### This slide MUST be used with any slides removed from this presentation

## Legal Disclaimers

All products, computer systems, dates, and figures specified are preliminary based on current expectations, and are subject to change without notice.

Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Go to: http://www.intel.com/products/processor\_number

Intel, processors, chipsets, and desktop boards may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel® Virtualization Technology requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM). Functionality, performance or other benefits will vary depending on hardware and software configurations. Software applications may not be compatible with all operating systems. Consult your PC manufacturer. For more information, visit http://www.intel.com/go/virtualization

No computer system can provide absolute security under all conditions. Intel® Trusted Execution Technology (Intel® TXT) requires a computer system with Intel® Virtualization Technology, an Intel TXT-enabled processor, chipset, BIOS, Authenticated Code Modules and an Intel TXT-compatible measured launched environment (MLE). Intel TXT also requires the system to contain a TPM v1.s. For more information, visit http://www.intel.com/technology/security

Requires a system with Intel® Turbo Boost Technology. Intel Turbo Boost Technology and Intel Turbo Boost Technology 2.0 are only available on select Intel® processors. Consult your PC manufacturer. Performance varies depending on hardware, software, and system configuration. For more information, visit http://www.intel.com/go/turbo

Intel® AES-NI requires a computer system with an AES-NI enabled processor, as well as non-Intel software to execute the instructions in the correct sequence. AES-NI is available on select Intel® processors. For availability, consult your reseller or system manufacturer. For more information, see http://software.intel.com/en-us/articles/intel-advanced-encryption-standard-instructions-aes-ni/

Intel, Intel Xeon, the Intel Xeon logo and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. Other names and brands may be claimed as the property of others.

Copyright © 2012, Intel Corporation. All rights reserved.

